

#### Recitation-12

Cache
14 April 2025
Aaron Tan



CS2100: Recitation-12 1 - 2

# Logic Gate:



### Contents

- Cache Revision
- Past year's exam question
  - AY2021/22 Sem1 Q16
- Cache Quiz
- Final Exam

# Memory Hierarchy

Cache: 10 to 100 times faster than RAM.



Source: Wikipedia



Source: Wikipedia



Long-time

Nonvolatile

Storage

#### Dynamic Random Access Memory

electrode

Transistor

Source: https://www.researchgate.net/figure/Schematic-diagrams-of-a-DRAM-cells-which-consist-of-a-cell-transistor-and-capacitor\_fig1\_258797946





Perpendicular recording

IIIIIIII ← Recording layer

Source: Wikipedia

## Temporal & Spatial Locality

Example: 4-byte words, 4-word cache blocks.

```
int sum_array_rows(int a[M][N])
{
  int i, j, sum = 0;

  for (i = 0; i < M; i++)
     for (j = 0; j < N; j++)
        sum += a[i][j];
  return sum;
}</pre>
```

```
int sum_array_cols(int a[M][N])
{
  int i, j, sum = 0;

  for (j = 0; j < N; j++)
     for (i = 0; i < M; i++)
        sum += a[i][j];
  return sum;
}</pre>
```

3×4 integer array A

| A[0][0] | A[0][1] | A[0][2] | A[0][3] |
|---------|---------|---------|---------|
| A[1][0] | A[1][1] | A[1][2] | A[1][3] |
| A[2][0] | A[2][1] | A[2][2] | A[2][3] |

- Cache blocks/Line
- Block Size
- Block Number
- Offset
- Cache Index
- Tag



- Cache blocks/Line
- Block Size
- Block Number
- Offset
- Cache Index
- Tag



..01111

- Cache blocks/Line
- Block Size
- Block Number
- Offset
- Cache Index
- Tag



- Memory address
  - Tag
  - Index
  - Byte Offset







Along with a data block (line), cache also contains the following administrative information (overheads):

- 1. Tag of the memory block
- 2. Valid bit indicating whether the cache line contains valid data

#### When is there a cache hit?

```
( Valid[index] = TRUE ) AND ( Tag[ index ] = Tag[ memory address ] )
```

## Direct Mapped Cache - Example

Memory 4GB

1 Block = 16 bytes

Cache 16KB 1 Block = 16 bytes

#### **Memory Address**



Offset, N = 4 bits

**Block Number** = 32 - 4 = 28 **bits** 

Check: Number of Blocks =  $2^{28}$ 



#### **Number of Cache Blocks**

 $= 16KB / 16bytes = 1024 = 2^{10}$ 

Cache Index, M = 10bits

**Cache Tag** = 32 - 10 - 4 = 18 bits

## Direct Mapped Cache - Example



### **Direct Mapped Cache**

### 5. Reading Data: Setup

- Given a direct mapped 16KB cache:
  - 16-byte blocks x 1024 cache blocks
- Trace the following memory accesses:

| Tag                                     | Index      | Offset |
|-----------------------------------------|------------|--------|
| 31 14                                   | 13 4       | 3 0    |
| 000000000000000000000000000000000000000 | 0000000001 | 0100   |
| 000000000000000000000000000000000000000 | 000000001  | 1100   |
| 000000000000000000000000000000000000000 | 000000011  | 0100   |
| 000000000000000000000000000000000000000 | 000000001  | 1000   |
| 000000000000000000000000000000000000000 | 000000001  | 0000   |

### 5. Reading Data: Initial State

**Direct Mapped Cache** 

- Intially cache is empty
  - → All *valid* bits are zeroes (false)



Step 1. Check Cache Block at index 1

|         |              |     | •         | Data      |            |             |
|---------|--------------|-----|-----------|-----------|------------|-------------|
|         |              |     | Word0     | Word1     | Word2      | Word3       |
| Index \ | <b>Valid</b> | Tag | Bytes 0-3 | Bytes 4-7 | Bytes 8-11 | Bytes 12-15 |
| 0       | 0            |     |           |           |            |             |
| 1       | 0            |     |           |           |            |             |
| 2       | 0            |     |           |           |            |             |
| 3       | 0            |     |           |           |            |             |
| 4       | 0            |     |           |           |            |             |
| 5       | 0            |     |           |           |            |             |
|         |              |     |           |           |            |             |
| 1022    | 0            |     |           |           |            |             |
| 1023    | 0            |     |           |           |            |             |

#### **Direct Mapped Cache**

Tag Index Offset

Load from 0000000000000000 00000001 0100

Step 2. Data in block 1 is invalid [Cold/Compulsory Miss]

|         |       |     | •         | Data      |            |             |
|---------|-------|-----|-----------|-----------|------------|-------------|
|         |       |     | Word0     | Word1     | Word2      | Word3       |
| Index \ | Valid | Tag | Bytes 0-3 | Bytes 4-7 | Bytes 8-11 | Bytes 12-15 |
| 0       | 0     |     |           |           |            |             |
| 1       | 0     |     |           |           |            |             |
| 2       | 0     |     |           |           |            |             |
| 3       | 0     |     |           |           |            |             |
| 4       | 0     |     |           |           |            |             |
| 5       | 0     |     |           |           |            |             |
|         |       |     |           |           |            |             |
| 1022    | 0     |     |           |           |            |             |
| 1023    | 0     |     |           |           |            |             |

#### **Direct Mapped Cache**

Index Offset Tag 000000000000000000 000000001 0100 Load from Step 3. Load 16 bytes from memory; Set Tag and Valid bit **Data** Word0 Word1 Word2 Word3 Bytes 0-3 **Index Valid** Bytes 4-7 Bytes 8-11 Bytes 12-15 Tag 0 B C D 2 3 4 5 1022 **0** 1023 **0** 

**Direct Mapped Cache** 

**Step 4**. Return **Word1** (byte offset = 4) to Register



### **Direct Mapped Cache**

Step 1. Check Cache Block at index 1

|         |       |     | <b>↓</b>           | Data —             | \\\\-\-\-\\\\       | )M/a == 12           |
|---------|-------|-----|--------------------|--------------------|---------------------|----------------------|
| Index \ | Valid | Tag | Word0<br>Bytes 0-3 | Word1<br>Bytes 4-7 | Word2<br>Bytes 8-11 | Word3<br>Bytes 12-15 |
| 0       | 0     |     |                    |                    |                     |                      |
| 1       | 1     | 0   | Α                  | В                  | С                   | D                    |
| 2       | 0     |     |                    |                    |                     |                      |
| 3       | 0     |     |                    |                    |                     |                      |
| 4       | 0     |     |                    |                    |                     |                      |
| 5       | 0     |     |                    |                    |                     |                      |
|         |       |     |                    |                    |                     |                      |
| 1022    | 0     |     |                    |                    |                     |                      |
| 1023    | 0     |     |                    |                    |                     |                      |

#### **Direct Mapped Cache**

Tag Index Offset

Load from 0000000000000000 000000001 1100

**Step 2**. [Cache Block is Valid] AND [Tags match] → Cache hit!



**Step 3**. Return **Word3** (byte offset = 12) to Register [Spatial Locality]

| Inday \ | Voli  | d Toa | Word0     | Word1     | Word2      | Word3       |
|---------|-------|-------|-----------|-----------|------------|-------------|
| Index   | Valle | d Tag | Bytes 0-3 | Bytes 4-7 | Bytes 8-11 | Bytes 12-15 |
| 0       |       |       |           |           |            |             |
| 1       | 1     | 0     | Α         | В         | С          | ( D )       |
| 2       | 0     |       |           |           |            |             |
| 3       | 0     |       |           |           |            |             |
| 4       | 0     |       |           |           |            |             |
| 5       | 0     |       |           |           |            |             |
|         |       |       |           |           |            | •           |
| 1022    | 0     |       |           |           |            |             |
| 1023    | 0     |       |           |           |            |             |

### **Direct Mapped Cache**

Step 1. Check Cache Block at index 3

|         |       |       | <b></b>            | Data               | W10                 | <b>&gt;</b>       |
|---------|-------|-------|--------------------|--------------------|---------------------|-------------------|
| Index ' | Valid | I Tag | Word0<br>Bytes 0-3 | Word1<br>Bytes 4-7 | Word2<br>Bytes 8-11 | Word3 Bytes 12-15 |
| 0       | 0     |       |                    |                    |                     |                   |
| 1       | 1     | 0     | Α                  | В                  | С                   | D                 |
| 2       | 0     |       |                    |                    |                     |                   |
| 3       | 0     |       |                    |                    |                     |                   |
| 4       | 0     |       |                    |                    |                     |                   |
| 5       | 0     |       |                    |                    |                     |                   |
|         |       |       |                    |                    |                     |                   |
| 1022    | 0     |       |                    |                    |                     |                   |
| 1023    | 0     |       |                    |                    |                     |                   |

Load from

#### **Direct Mapped Cache**

Step 2. Data in block 3 is invalid [Cold/Compulsory Miss]

|         |          |     | <b>▼</b> Word0 | Data Word1 | Word2      | Word3       |
|---------|----------|-----|----------------|------------|------------|-------------|
| Index \ | Valid    | Tag | Bytes 0-3      | Bytes 4-7  | Bytes 8-11 | Bytes 12-15 |
| 0       | 0        |     |                |            |            |             |
| 1       | 1        | 0   | Α              | В          | С          | D           |
| 2       | 0        |     |                |            |            |             |
| 3       | 0        |     |                |            |            |             |
| 4       | 0        |     |                |            |            |             |
| 5       | 0        |     |                |            |            |             |
|         | <u> </u> |     |                |            |            |             |
| 1022    | 0        |     |                |            |            |             |
| 1023    | 0        |     |                |            |            |             |

#### **Direct Mapped Cache**



### **Direct Mapped Cache**

**Step 4**. Return **Word1** (byte offset = 4) to Register



#### **Direct Mapped Cache**

 Tag
 Index
 Offset

 00000000000000001
 0000000001
 1000

Step 1. Check Cache Block at index 1

Load from

|         |       |     | •         | Data —    |            | <b>→</b>    |
|---------|-------|-----|-----------|-----------|------------|-------------|
|         |       | _   | Word0     | Word1     | Word2      | Word3       |
| Index \ | Valid | Tag | Bytes 0-3 | Bytes 4-7 | Bytes 8-11 | Bytes 12-15 |
| 0       | 0     |     |           |           |            |             |
| 1       | 1     | 0   | A         | В         | С          | D           |
| 2       | 0     |     |           |           |            |             |
| 3       | 1     | 0   | I         | J         | K          | L           |
| 4       | 0     |     |           |           |            |             |
| 5       | 0     |     |           |           |            |             |
|         | _     |     |           |           |            |             |
| 1022    | 0     |     |           |           |            |             |
| 1023    | 0     |     |           |           |            |             |

Load from

#### **Direct Mapped Cache**

 Tag
 Index
 Offset

 00000000000000001
 0000000001
 1000

Step 2. Cache block is Valid but Tags mismatch [Cold miss]



#### **Direct Mapped Cache**



Load from

#### **Direct Mapped Cache**

 Tag
 Index
 Offset

 0000000000000000000
 0000000000
 1000

**Step 4**. Return **Word2** (byte offset = 8) to Register

|         |       |       | ◀                  | Data —             |                     | <b></b>              |
|---------|-------|-------|--------------------|--------------------|---------------------|----------------------|
| Index \ | Valid | d Tag | Word0<br>Bytes 0-3 | Word1<br>Bytes 4-7 | Word2<br>Bytes 8-11 | Word3<br>Bytes 12-15 |
| 0       | 0     | u lug | Bytes o o          | Bytes 4 7          | Dytes 0 11          |                      |
| 1       | 1     | 2     | E                  | F                  | G                   | Н                    |
| 2       | 0     |       |                    |                    |                     |                      |
| 3       | 1     | 0     | I                  | J                  | K                   | L                    |
| 4       | 0     |       |                    |                    |                     |                      |
| 5       | 0     |       |                    |                    |                     |                      |
|         |       |       |                    |                    |                     |                      |
| 1022    | 0     |       |                    |                    |                     |                      |
| 1023    | 0     |       |                    |                    |                     |                      |

### **Direct Mapped Cache**

Step 1. Check Cache Block at index 1

|         |              |       | •         | Data      |            |             |
|---------|--------------|-------|-----------|-----------|------------|-------------|
|         |              |       | Word0     | Word1     | Word2      | Word3       |
| Index \ | <u>Valio</u> | d Tag | Bytes 0-3 | Bytes 4-7 | Bytes 8-11 | Bytes 12-15 |
| 0       | 0            |       |           |           |            |             |
| 1       | 1            | 2     | E         | F         | G          | Н           |
| 2       | 0            |       |           |           |            |             |
| 3       | 1            | 0     |           | J         | K          | L           |
| 4       | 0            |       |           |           |            |             |
| 5       | 0            |       |           |           |            |             |
|         |              |       |           |           |            |             |
| 1022    | 0            |       |           |           |            |             |
| 1023    | 0            |       |           |           |            |             |

Load from

**Direct Mapped Cache** 

 Tag
 Index
 Offset

 000000000000000000
 0000000001
 0000

Step 2. Cache block is Valid but Tags mismatch [Cold miss]



#### **Direct Mapped Cache**



#### **Direct Mapped Cache**

**Step 4**. Return **Word0** (byte offset = 0) to Register

|       |       | _     | Word0     | Data Word1 | Word2      | Word3       |
|-------|-------|-------|-----------|------------|------------|-------------|
| Index | Valid | l Tag | Bytes 0-3 | Bytes 4-7  | Bytes 8-11 | Bytes 12-15 |
| 0     | 0     |       |           |            |            |             |
| 1     | 1     | 0     | A         | В          | С          | D           |
| 2     | 0     |       |           |            |            |             |
| 3     | 1     | 0     |           | J          | K          | L           |
| 4     | 0     |       |           |            |            |             |
| 5     | 0     |       |           |            |            |             |
|       |       |       |           |            |            |             |
| 1022  | 0     |       |           |            |            |             |
| 1023  | 0     |       |           |            |            |             |

### 3. Set Associative (SA) Cache

#### N-way Set Associative Cache

A memory block can be placed in a fixed number (N) of locations in the cache, where N > 1

#### Key Idea:

- Cache consists of a number of sets:
  - Each set contains N cache blocks
- Each memory block maps to a unique cache set
- Within the set, a memory block can be placed in any of the N cache blocks in the set

### 3. Set Associative Cache: Structure



2-way Set Associative Cache

- An example of 2-way set associative cache
  - Each set has two cache blocks
- A memory block maps to a unique set
  - In the set, the memory block can be placed in either of the cache blocks
  - → Need to search both blocks in the set to look for the memory block

### 3. Set Associative Cache: Mapping

#### **Memory Address**



Cache Block size =  $2^N$  bytes

# Cache Set Index = (BlockNumber) modulo (NumberOfCacheSets)



Cache Block size =  $2^N$  bytes

Number of cache sets =  $2^{M}$ 

Offset = N bits

**Set Index = M bits** 

Tag = 32 - (N + M) bits

#### **Observation:**

It is essentially unchanged from the direct-mapping formula

## 3. Set Associative Cache: Example







Offset, N = 2 bits

**Block Number** = 32 - 2 = 30 bits

Check: Number of Blocks =  $2^{30}$ 



#### **Number of Cache Blocks**

$$= 4KB / 4bytes = 1024 = 2^{10}$$

4-way associative, number of sets

$$= 1024 / 4 = 256 = 28$$

Set Index, M = 8 bits

**Cache Tag** = 
$$32 - 8 - 2 =$$
 **22 bits**

# Direct Mapped Cache vs 2-way Set Assoc Cache





# 4-way Set Associative Cache



## 4. Fully Associative (FA) Cache

### Fully Associative Cache

 A memory block can be placed in any location in the cache

### Key Idea:

- Memory block placement is no longer restricted by cache index or cache set index
- ++ Can be placed in any location, BUT
- --- Need to search all cache blocks for memory access

## 4. Fully Associative Cache: Mapping

#### **Memory Address**



Cache Block size =  $2^N$  bytes

-----



Cache Block size =  $2^N$  bytes

Number of cache blocks =  $2^{M}$ 

Offset = N bits

Tag = 32 - N bits

#### **Observation:**

The block number serves as the tag in FA cache.

# Fully Associative Cache

- Example:
  - 4KB cache size and 16-Byte block size
  - Compare tags and valid bit in parallel



No Conflict Miss (since data can go anywhere)

## 5. Block Replacement Policy (1/3)

- Set Associative or Fully Associative Cache:
  - Can choose where to place a memory block
  - Potentially replacing another cache block if full
  - Need block replacement policy
- Least Recently Used (LRU)
  - How: For cache hit, record the cache block that was accessed
    - When replacing a block, choose one which has not been accessed for the longest time
  - Why: Temporal locality

## 5. Block Replacement Policy (2/3)

- Least Recently Used policy in action:
  - 4-way SA cache
  - Memory accesses: 0 4 8 12 4 16 12 0 4



## 5. Block Replacement Policy (3/3)

- Drawback for LRU
  - Hard to keep track if there are many choices
- Other replacement policies:
  - First in first out (FIFO)
  - Random replacement (RR)
  - Least frequently used (LFU)

## Types of Cache Misses

### Compulsory misses

- On the first access to a block; the block must be brought into the cache
- Also called cold start misses or first reference misses

#### Conflict misses

- Occur in the case of direct mapped cache or set associative cache, when several blocks are mapped to the same block/set
- Also called collision misses or interference misses

## Capacity misses

 Occur when blocks are discarded from cache as cache cannot contain all blocks needed

# Cache Summary

# One-way set associative (direct mapped)



#### Two-way set associative

| Set | Tag | Data | Tag | Data |
|-----|-----|------|-----|------|
| 0   |     |      |     |      |
| 1   |     |      |     |      |
| 2   |     |      |     |      |
| 3   |     |      |     |      |

#### Four-way set associative

| Set | Tag | Data | Tag | Data | Tag | Data | Tag | Data |  |
|-----|-----|------|-----|------|-----|------|-----|------|--|
| 0   |     |      |     |      |     |      |     |      |  |
| 1   |     |      |     |      |     |      |     |      |  |

#### Eight-way set associative (fully associative)

| Tag | Data |
|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|
|     |      |     |      |     |      |     |      |     |      |     |      |     |      |     |      |

# Cache Summary

Block Placement: Where can a block be placed in cache?

#### **Direct Mapped:**

Only one block defined by index

## N-way Set-Associative:

 Any one of the N blocks within the set defined by index

#### **Fully Associative:**

Any cache block

#### Block Identification: How is a block found if it is in the cache?

#### **Direct Mapped:**

 Tag match with only one block

## N-way Set Associative:

 Tag match for all the blocks within the set

#### **Fully Associative:**

 Tag match for all the blocks within the cache

# Cache Summary

**Block Replacement:** Which block should be replaced on a cache miss?

#### **Direct Mapped:**

No Choice

## N-way Set-Associative:

Based on replacement policy

#### **Fully Associative:**

Based on replacement policy

Write Strategy: What happens on a write?

Write Policy: Write-through vs write-back

Write Miss Policy: Write allocate vs write no allocate

# AY2021/22 Semester 1 Exam Q16

## AY2021/22 Sem1 Q16

#### Q16. Cache [18 marks]

Refer to the following MIPS code which is the same as the one in question 14. Here, we look only at instructions I1 to I18. The data segment in the MIPS code in question 14 no longer applies here as the arrays contain a lot more elements in this question.

```
$t0, $0, $0
                           # I1
      add
                           # 12
      add $t9, $0, $0
      addi $t1, $a1, 0
                           # 13
      addi $t2, $a2, 0
                           # 14
      sll
           $t8, $a0, 2
                           # 15
           $t3, $t0, $t8
loop: slt
                           # 16
           $t3, $0, end
                           # 17
      beg
           $s1, 0($t1)
                           # 18
      lw
           $s2, 0($t2)
                           # 19
      lw
           $t3, $s1, $s2
      slt
                           # I10
           $t3, $0, else
                           # I11
      bne
           $t9, $t9, $s1
                           # I12
      add
           cont
                           # I13
else: sub
           $t9, $t9, $s2
                           # I14
cont: addi $t0, $t0, 4
                           # 115
      addi $t1, $t1, 4
                           # 116
      addi $t2, $t2, 4
                           # I17
                           # 118
           loop
end:
```

For parts (a) to (d): You are given a **direct-mapped data cache** with 512 words in total and each block contains 8 words. You may assume the following:

- Array A starts at address 0xCDEF 0400.
- Array B follows immediately after array A in the memory. That is, if the last element
  of array A is at address x, then the first element of array B is at address (x + 4).
- (a) How many bits are there in the index field? In the byte offset field? [2]

[2]

[4]

[2]

- (b) Assuming that array A contains 1032 elements and array B contains the same number of elements, what is the hit rate of the data cache (i) for array A and (ii) for array B? Write your answers in fractions if they are not equal to zero.
- (c) Assuming that array A contains 1028 elements and array B contains the same number of elements, what is the hit rate of the data cache (i) for array A and (ii) for array B? Write your answers in fractions if they are not equal to zero.
- (d) Assuming that arrays A and B have at least 100 elements each, (i) what is the lowest hit rate possible for array A? Write your answer in fraction if it is not zero; (ii) how many elements in array A would result in this lowest hit rate?

## AY2021/22 Sem1 Q16

#### Q16. Cache [18 marks]

Refer to the following MIPS code which is the same as the one in question 14. Here, we look only at instructions I1 to I18. The data segment in the MIPS code in question 14 no longer applies here as the arrays contain a lot more elements in this question.

```
$t0, $0, $0
                          # I1
      add
      add $t9, $0, $0
                          # 12
      addi $t1, $a1, 0
                          # 13
      addi $t2, $a2, 0
                          # 14
          $t8, $a0, 2
                          # 15
      sll
           $t3, $t0, $t8
loop: slt
                          # 16
     beg $t3, $0, end
                          # 17
           $s1, 0($t1)
                          # 18
      lw
           $s2, 0($t2)
      lw
                          # 19
          $t3, $s1, $s2
                          # I10
      slt
          $t3, $0, else
                          # I11
     bne
           $t9, $t9, $s1
                          # 112
      add
           cont
                          # I13
           $t9, $t9, $s2
else: sub
                          # I14
cont: addi $t0, $t0, 4
                          # 115
      addi $t1, $t1, 4
                          # 116
      addi $t2, $t2, 4
                          # I17
           loop
                          # 118
end:
```

For parts (e) and (f): You are given a **2-way set-associative instruction cache** with **LRU** replacement policy. You may assume the following:

- There are **100 elements** in array A and the same number of elements in array B.
- All elements in array A are positive integers and all elements in array B are negative integers.
- Instruction I1 is stored at address 0x2B00 0FFC.
- Consider only instructions I1 to I18 in the execution of the code. (Make sure the
  execution processes all the elements in the arrays.)
- (e) The instruction cache contains 16 words in total and each block contains 4 words.
  - (i) How many bits are there in the set index field? In the byte offset field? [2]
  - (ii) How many misses are there in the execution of the code? [3]
- f) The instruction cache contains 16 words in total and each block contains 2 words.

  How many misses are there in the execution of the code? [3]

```
add $t0, $0, $0
                       # I1
     add $t9, $0, $0 # I2
     addi $t1, $a1, 0  # I3
     addi $t2, $a2, 0 # I4
     sll $t8, $a0, 2 # I5
loop: slt $t3, $t0, $t8 # I6
     beq $t3, $0, end
                     # T7
     lw $s1, 0($t1) # I8
     lw $s2, 0($t2) # I9
     slt $t3, $s1, $s2 # I10
     bne $t3, $0, else # I11
     add $t9, $t9, $s1 # I12
         cont
                       # I13
else: sub $t9, $t9, $s2 # I14
cont: addi $t0, $t0, 4 # I15
     addi $t1, $t1, 4 # I16
     addi $t2, $t2, 4 # I17
                  # I18
         loop
end:
```

**Direct-mapped data cache** with 512 words in total and each block contains 8 words. You may assume:

- Array A starts at address 0xCDEF 0400.
- Array B follows immediately after array A in the memory.
  - (a) How many bits are there in the index field? Byte offset field?

Number of blocks =  $512/8 = 64 = 2^6$ . Therefore, index field: 6 bits.

Number of bytes in a block =  $8 \times 4 = 32 = 2^5$ . Therefore, byte offset field: 5 bits.

#### Block

| 32 | A0 | A1 | A2 | A3 | A4 | A5 | A6 | A7 |
|----|----|----|----|----|----|----|----|----|
| 33 | В0 | B1 | B2 | В3 | B4 | B5 | B6 | B7 |

Direct-mapped data cache with 512 words in total and each block contains 8 words.

Index: 6 bits

Byte offset: 5 bits

You may assume:

- Array A starts at address 0xCDEF 0400.
- Array B follows immediately after array A in the memory.
- (b) Arrays *A* and *B* each has 1032 elements. What is the hit rate for arrays *A* and *B*?

Array A start addr = 0xCDEF 0400 = 0b ... 0000 0100 0000 0000. Therefore, A[0] resides in word 0 of block 32.

A[1024] to A[1031] will occupy block 32. Therefore, B[0] will occupy word 0 of block 33.

for (answer=0, k=0; k<size; k++) {
 if (A[k]>=B[k]) answer += A[k];
 else answer -= B[k];
}

No cache trashing. For every 8 elements,
the first is a miss and the rest are hits.
Therefore, hit rate is 7/8 for both arrays.

#### **Block**

32 A1024 A1025 A1026 A1027 B0 B1 B2 B3

Array A start addr = 0xCDEF 0400 = 0b ... 0000 0100 0000 0000. Therefore, A[0] resides in word 0 of block 32. Direct-mapped data cache with 512 words in total and

Index: 6 bits

Byte offset: 5 bits

each block contains 8 words.

You may assume:

Array A starts at address 0xCDEF 0400.

Array B follows immediately after array A in the memory.

(c) Arrays A and B each has 1028 elements. What is the hit rate for arrays A and B?

A[1024] to A[1027] will occupy the first 4 words of block 32, and B[0] to B[3] will occupy the next 4 words in the same block.

Therefore, for every 8 elements, the first 5 will be misses and the next 3 are hits, and this applies to the first 1024 elements. For the last 4 elements, they are all misses due to thrashing. Hence, there are  $3/8 \times 1024 = 384$  hits altogether for each array. Therefore, hit rate = **384/1028**.

Snapshot of first 16 elements:

| Block | A0 (M)  | A1 (M)  | A2 (M)  | A3 (M)  | A4 (M)  | A5 (H)  | A6 (H)  | A7 (H)  |
|-------|---------|---------|---------|---------|---------|---------|---------|---------|
| 32    |         |         |         |         | B0 (M)  | B1 (M)  | B2 (M)  | B3 (M)  |
| Block | B4 (M)  | B5 (H)  | B6 (H)  | B7 (H)  | B8 (M)  | B9 (M)  | B10 (M) | B11 (M) |
| 33    | A8 (M)  | A9 (M)  | A10 (M) | A11 (M) | A12 (M) | A13 (H) | A14 (H) | A15 (H) |
| Block | B12 (M) | B13 (H) | B14 (H) | B15 (H) |         |         |         |         |
| 34    |         |         |         |         |         |         |         |         |

Direct-mapped data cache with 512 words in total and each block contains 8 words.

Index: 6 bits

Byte offset: 5 bits

You may assume:

Array A starts at address 0xCDEF 0400.

Array B follows immediately after array A in the memory.

- (d) Assuming that arrays A and B have at least 100 elements each,(i) what is the lowest hit rate possible for array A? (ii) how many elements in array A would result in this lowest hit rate?
- (i) Lowest hit rate is **0**. This occurs when there is cache trashing, i.e. the first elements of array *A* and array *B* are mapped to the same cache location.
- (ii) When array A has a multiple of 512 elements (this is the simplest answer).

```
add $t0, $0, $0
                       # I1
     add $t9, $0, $0
                      # I2
     addi $t1, $a1, 0
                      # I3
     addi $t2, $a2, 0 # I4
     sll $t8, $a0, 2 # I5
loop: slt $t3, $t0, $t8 # I6
     beq $t3, $0, end
                       # I7
     lw $s1, 0($t1)
                      # 18
     lw $s2, 0($t2) # I9
     slt $t3, $s1, $s2
                       # I10
     bne $t3, $0, else
                       # I11
     add $t9, $t9, $s1
                       # I12
          cont
                       # I13
else: sub $t9, $t9, $s2 # I14
cont: addi $t0, $t0, 4 # I15
     addi $t1, $t1, 4 # I16
     addi $t2, $t2, 4
                      # I17
                     # I18
          loop
end:
```

# 2-way set associative instruction cache with LRU replacement policy. You may assume:

- Array A and array B each contains 100 elements.
- Array A contains +ve values, array B contains -ve values.
- Instruction I1 is stored at address 0x2B00 0FFC.
  - (e) The instruction cache contains **16** words in total and each block contains **4** words.
    - (i) How many bits in the set index field? In the byte offset field?

```
Number of sets = 16/4/2 = 2 = 2^{1}.
Therefore, set index field: 1 bit.
```

Number of bytes in a block =  $4 \times 4 = 16 = 2^4$ . Therefore, byte offset field: 4 bits.

```
add $t0, $0, $0
                        # I1
     add $t9, $0, $0
                      # I2
     addi $t1, $a1, 0  # I3
     addi $t2, $a2, 0 # I4
     sll $t8, $a0, 2 # I5
loop: slt $t3, $t0, $t8 # I6
     beq $t3, $0, end
                       # I7
     lw $s1, 0($t1)
                      # 18
     lw $s2, 0($t2) # I9
     slt $t3, $s1, $s2
                        # I10
     bne $t3, $0, else
                        # I11
     add $t9, $t9, $s1
                        # I12
          cont
                        # I13
else: sub $t9, $t9, $s2
cont: addi $t0, $t0, 4 # I15
     addi $t1, $t1, 4 # I16
     addi $t2, $t2, 4
                       # I17
                       # I18
          loop
end:
```

# 2-way set associative instruction cache with LRU replacement policy. You may assume:

- Array A and array B each contains 100 elements.
- Array A contains +ve values, array B contains -ve values.
- Instruction I1 is stored at address 0x2B00 0FFC.
  - (e) The instruction cache contains **16** words in total and each block contains **4** words.
    - (ii) How many misses are there?

Addr of I1 =  $0x2B00 \ 0FFC = 0b... \ 1111 \ 1100$ . So I1 is stored in set 1, word 3.

 $1^{st}$  iteration: I1 - I13, I15 - I18;

2<sup>nd</sup> - 100<sup>th</sup>: I6 - I13, I15 - I18; winding up: I6 and I7.

| Set 0 | I2 (M)<br>I18 (M) | I3 (H)  | I4 (H)  | I5 (H)            | I10 (M) | I11 (H) | I12 (H) | I13 (H) |
|-------|-------------------|---------|---------|-------------------|---------|---------|---------|---------|
| Set 1 |                   | I15 (M) | I16 (H) | I1 (M)<br>I17 (H) | I6 (M)  | 17 (H)  | 18 (H)  | I9 (H)  |

6 misses in 1<sup>st</sup> iteration, thereafter all hits.

# **2-way set associative instruction cache** with **LRU** replacement policy. You may assume:

- Array A and array B each contains 100 elements.
- Array A contains +ve values, array B contains -ve values.
- Instruction I1 is stored at address 0x2B00 0FFC.
  - (f) The instruction cache contains **16** words in total and each block contains **2** words. How many misses are there?

    Set index: **2** bits

Byte offset: 3 bits

Addr of I1 =  $0x2B00 \ 0FFC = 0b... \ 1111 \ 1100$ . So I1 is stored in set 3, word 1.

1<sup>st</sup> iteration: I1 – I13, I15 – I18;

2<sup>nd</sup> – 100<sup>th</sup>: I6 – I13, I15 – I18; winding up: I6 and I7.

10 misses in 1<sup>st</sup> iteration, thereafter all hits.

13 (H) 110 (M) 111 (H) Set 0 15 (H) 112 (M) 113 (H) 14 (M) Set 1 Set 2 115 (M) 16 (M) 17 (H) 18 (M) 19 (H) 11 (M) Set 3 117 (H)

# **CACHE QUIZ**

## Cache Quiz Question 1

For a memory with size 4GB, each block is 32 bytes. The size of the cache is 32KB with the same block size. Fill in the following with respect to Direct Mapping Cache:

1. #bits for Offset:  $\log_2(32) = 5$ 2. #bits for Block number: 32 - 5 = 273. #bits for index: 104. #bits for Tag: 32 - 10 - 5 = 175. #cache blocks: 1024

How many bytes per block?  $32 = 2^5$ 

Memory size =  $4GB = 2^{32}$  bytes. Hence address has 32 bits, out of which 5 bits are used for offset.

63

How many blocks in cache?  $32KB/32 = (32 \times 2^{10})/32 = 2^{10}$ 

Tag size = address size - index size - byte offset size

$$2^{10} = 1024$$

6. If the address is 0x12345678, then answer the following in binary E.g. 0010:

Tag: 0b00010010001101000
 Index: 0b1010110011
 Offset: 0b11000

0x12345678 = 0b 0001 0010 0011 0100 0101 0110 0111 1000

## Cache Quiz Question 2

Consider a 4-way set associative mapped cache with block size 4KB. The size of the main memory is 16GB and there are 10 bits in the tag. Find the number of sets in the cache and the size of the cache.

Number of sets in cache (answer in 2<sup>x</sup> format):

**2**<sup>12</sup>

Cache size in MB:

64

Memory size =  $16GB = 2^{34}$  bytes. Hence address has 34 bits.

Size of one block =  $4KB = 2^{12}$  bytes. Therefore, byte offsets = 12 bits.

No. of set index bits = address size – tag size – byte offset size = 34 - 10 - 12 = 12.

Therefore, number of sets =  $2^{12}$ .

Size of each cache set =  $4 \times \text{block}$  size =  $4 \times 4\text{KB} = 16\text{KB} = 2^{14}$  bytes.

Therefore, cache size =  $2^{12} \times 2^{14}$  bytes =  $2^{26}$  bytes =  $2^{6}$  MB = 64MB.

## Cache Quiz Question 3

Given a fully set associative cache. The size of the main memory is 256MB, size of cache memory is 16KB and the block size is 256bytes. Find the number of bit for byte offset and tag.

Number of bits for offset: 8

Number of bits for tag: 28 - 8 = 20

Memory size =  $256MB = 2^{28}$  bytes. Hence address has 28 bits.

Block size = 256 bytes =  $2^8$  bytes.

## **FINAL EXAM**

# Final Exam (AY2024/25 semester 2)

3 May 2025, Saturday, 9 – 11am

MPSH6

- Earlier topics (≈30%)
- Later topics (≈70%)

#### Format:

- 18 MCQs (36 marks)
- 5 multi-parts questions (64 marks)

# Final Exam (AY2024/25 semester 2)

- Bring your pencils (2B or above), eraser, writing papers.
- Shade your Student Number correctly (and check!) using pencil.
- Shade the MCQ answers using pencil.
- Do NOT write your answers outside the boxes provided.

#### PLEASE READ THE INSTRUCTIONS IN THE QUESTION PAPER CAREFULLY BEFORE PROCEEDING

Please write and shade your Student Number correctly on the box on the right with a pencil.

#### For Examiner's Use Only

| Question     | Marks |
|--------------|-------|
| PART A: MCQs | /36   |
| PART B: Q19  | /12   |
| PART B: Q20  | /14   |
| PART B: Q21  | /13   |
| PART B: Q22  | /12   |
| PART B: Q23  | /13   |
| TOTAL        | /100  |



Part A: Multiple Choice Questions (Total: 36 marks)
Please shade using pencil only ONE bubble for each question.





| Q   | (A) | (B) | (C) | (D) | (E) |
|-----|-----|-----|-----|-----|-----|
| 13. | 0   | 0   | 0   | 0   | 0   |
| 14. | 0   | 0   | 0   | 0   | 0   |
| 15. | 0   | 0   | 0   | 0   | 0   |
| 16. | 0   | 0   | 0   | 0   | 0   |
| 17. | 0   | 0   | 0   | 0   | 0   |
| 18. | 0   | 0   | 0   | 0   | 0   |
|     | (A) | (B) | (C) | (D) | (E) |

# End of File